CypressメーカーCY14B101Pの使用説明書/サービス説明書
ページ先へ移動 of 32
PRELIMINARY CY14B101P 1 Mbit (128K x 8) Serial SPI nvSRAM with Real T ime Clock Cypress Semiconducto r Corporation • 198 Champion Court • San Jose , CA 95134-1709 • 408-943-2600 Document #: 001-44109 Rev .
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 2 of 32 Pinout s Figure 1. Pin Diagram - 16-Pin SOIC T able 1. Pin Definitions Pin Name I/O T ype Description CS Input Chip Select . Activates the device when pu lled LOW . Driving this pin HIGH puts the device in low power standby mode.
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 3 of 32 Device Operation CY14B101P is a 1-Mbit nvSRAM memory with integrated RTC and SPI interface. All the read s an d writes to nvSRAM happen to the SRAM which gives nvSRAM the unique capability to handle infinite writes to th e memory .
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 4 of 32 Figure 2. AutoStore Mode Sof tware S tore Operation Software S tor e allows the user to trigger a STORE operation through a special SPI instructi on. This operation i s initiated irrespective of whether a write has been p erformed since last nv operation.
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 5 of 32 master is the opcode. Following the opcode, an y addresses and data ar e then transf erred. The CS mu st go inac tive af ter an operation is complete and before a new opcode can be issued.
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 6 of 32 SPI Modes CY14B101P device may be driven by a microcontroller with its SPI peripheral running in either of the followin g two modes: .
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 7 of 32 SPI Operating Features Power Up Power up is defined as the co ndition when the power supply is turned on and V CC crosses Vswitch voltage. During this time, the Chip Select (CS ) must be enable d to follow the V CC voltage.
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 8 of 32 St atus Register The status register bits are listed in Ta b l e 3 . The status register consist s of Ready bi t (RDY ) and data protection bits BP1, BP0, WEN and WPEN. The RDY bit can be polled to check the Ready/Busy status while a nvSRAM STORE cycle is in progress.
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 9 of 32 Write Protection and Block Protection CY14B101P provides features for both software and hardware write protection using WRDI in struction and WP . Additionally , this device also provides block protection mechanism thro ugh BP0 and BP1 pins of the S tatus Register .
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 10 of 32 When WP pin is LOW and WPEN is set to “1”, any mod ifications to status re gister are disa bled. Therefore, the memory is protected by se tting the BP0 and BP1 bits and the WP pin inhibits any modification of the status register bits, providing ha rdware write prot ection .
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 1 1 of 32 READ RTC (RDRTC) Instruction Read RTC (RDRTC) instruction allows the user to read the contents of RT C registers.
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 12 of 32 WRITE RTC (W RTC) Instruction WRITE RTC (WRTC) instruction allows the user to modify the contents of R TC registers. T he WRTC instruct ion requires the WEN bit to be set to '1' before it can be issued.
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 13 of 32 bit is cleared on the positive ed ge of CS following the STORE instruction. Sof tware Reca ll (RECALL) When a RECALL instruction i s executed, CY14B101P p erforms a Software Recall operation.
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 14 of 32 Real Time Clock Operation nvTIME Operat ion The CY14B101P offers internal registers that contain clock, alarm, watchdog, interrupt, and control functions.
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 15 of 32 The value of OSCF must be reset to ‘0’ when the time reg isters are writ ten for the first time. This in itializes t he st ate of th is bit which may have become set when the system was first powered on.
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 16 of 32 . Power Monitor The CY14B101P provides a power manage ment scheme with power fail interrupt capability . It also controls the internal switch to backup power for the clock and protects the memory from low V CC access.
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 17 of 32 Accessing the Real T ime Clock through SPI CY14B101P uses 16 registers for Real Time Clock (RTC). These registers can be read out or written to by accessing all 16 registers in burst mode or accessing each registe r , one at a time.
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 18 of 32 T able 9. RTC Register Map [1, 2] Register BCD Format Data Function/Range D7 D6 D5 D4 D3 D2 D1 D0 0x0F 10s Y ears Y ears Y ears: 00.
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 19 of 32 T able 10. Register Ma p Detail 0x0F Time Keeping - Y ears D7 D6 D5 D4 D3 D2 D1 D0 10s Y ears Y ears Contains the lower two BCD digits of the year . Lower nibbl e (four bits) contains the value for years; upper nibble (four bits) contains the value for 10s of years.
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 20 of 32 0x07 W atchDog Timer D7 D6 D5 D4 D3 D2 D1 D0 WDS WDW WDT WDS W atchdog Strobe. Setting this bit to 1 reloads and restarts the watchdog timer . Setting the bit to 0 has no effect. The bit is cleared automa ti cally after the watchdog time r is rese t.
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 21 of 32 0x02 Alarm - Seconds D7 D6 D5 D4 D3 D2 D1 D0 M 10s Alarm Seconds Alarm Seconds Contains the alarm value for the seconds and the mask bit to select or deselect the secon ds’ value . M Match.
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 22 of 32 Maximum Ratin gs Exceeding maximum ratings may shorten the useful life of the device. These user g uidelines are not tested. S t orage T emperature ............. ... .. ... ...........
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 23 of 32 AC T est Conditions Input Pulse Levels .................. .............. .............. ...... 0V to 3V Input Rise and Fall T imes (10% - 90%) ...................... .. < 3 ns Input and Output T iming Reference Levels .
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 24 of 32 T able 12. RTC Characteristics Parameters Descrip tion T est Conditi o ns Min Ty p Max Units I BAK [7] RTC Backup Current Room T emperature (25 o C) 300 nA Hot T emperature (85 o C) 450 nA V RTC ba t RTC Battery Pin V oltage 1.
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 25 of 32 Figure 25. Sync hronous Data Timing (Mode 0) Figure 26. HOLD Timi ng HI-Z V ALID IN HI-Z CS SCK SI SO t CL t CH t CSS t SD t HD t CO .
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 26 of 32 AutoS tore or Power Up RECALL Parameters Descript ion CY14B101P Unit Min Max t FA [8] Power Up RECALL Duration 20 ms t STORE [9] STORE Cycle Duration 8 ms t DELA Y [10] T ime Allowed to Complete SRAM Cycle 25 ns V SWITCH Low V ol tage Trigger Level 2.
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 27 of 32 Sof tware Controlled ST ORE/RECALL Cycles Parameter Description CY14B101P Unit Min Max t RECALL RECALL Duration 200 µs t SS [1 1, 13] Soft Sequence Processing T ime 100 µs Figure 28.
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 28 of 32 Hardware STORE Cycle Parameter Descr iption CY14B101P Unit Min Max t DHSB HSB T o Output Active Time when write latch not set 25 ns t PHSB Hardware STORE Pulse Wid th 15 ns Figure 30.
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 29 of 32 Ordering Information Ordering Code Package Diagram Package T ype Operating Range CY14B101P-SFXCT 51-85022 16 SOIC Commercial CY14B101P-SFXC 51-85022 16 SOIC CY14B101P-SFXIT 51-85022 16 SOIC Industrial CY14B101P-SFXI 51-85022 16 SOIC All the above part s are Pb - free.
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 30 of 32 Package Diagrams Figure 31. 16-Pin (300 mil) SOIC Package (51-85022 ) 51-85022 *B [+] Feedback.
PRELIMINARY CY14B101P Document #: 001-44109 Rev . *B Page 31 of 32 Document History Page Document Title: CY14B101P 1 Mbit (128K x 8) Serial SPI nvSRAM with Real Time Clock Document Number: 00 1-441 09 REV .
Document #: 001-44109 Rev . *B Revised February 2, 2009 Page 32 of 32 AutoS tore and Qu antumT rap are re gistered tradem arks of Cypress Semico nductor Corporati on. All product s and compa ny names mentio ned in this document are th e trad emark s of th eir resp ectiv e holders.
デバイスCypress CY14B101Pの購入後に(又は購入する前であっても)重要なポイントは、説明書をよく読むことです。その単純な理由はいくつかあります:
Cypress CY14B101Pをまだ購入していないなら、この製品の基本情報を理解する良い機会です。まずは上にある説明書の最初のページをご覧ください。そこにはCypress CY14B101Pの技術情報の概要が記載されているはずです。デバイスがあなたのニーズを満たすかどうかは、ここで確認しましょう。Cypress CY14B101Pの取扱説明書の次のページをよく読むことにより、製品の全機能やその取り扱いに関する情報を知ることができます。Cypress CY14B101Pで得られた情報は、きっとあなたの購入の決断を手助けしてくれることでしょう。
Cypress CY14B101Pを既にお持ちだが、まだ読んでいない場合は、上記の理由によりそれを行うべきです。そうすることにより機能を適切に使用しているか、又はCypress CY14B101Pの不適切な取り扱いによりその寿命を短くする危険を犯していないかどうかを知ることができます。
ですが、ユーザガイドが果たす重要な役割の一つは、Cypress CY14B101Pに関する問題の解決を支援することです。そこにはほとんどの場合、トラブルシューティング、すなわちCypress CY14B101Pデバイスで最もよく起こりうる故障・不良とそれらの対処法についてのアドバイスを見つけることができるはずです。たとえ問題を解決できなかった場合でも、説明書にはカスタマー・サービスセンター又は最寄りのサービスセンターへの問い合わせ先等、次の対処法についての指示があるはずです。